Forum Rockoldies
VHDL Circuit Design and FPGAs with VIVADO and MODELSIM - Druckversion

+- Forum Rockoldies (https://rockoldies.net/forum)
+-- Forum: Fotobearbeitung - Photoshop (https://rockoldies.net/forum/forumdisplay.php?fid=16)
+--- Forum: E-Learning, Tutorials (https://rockoldies.net/forum/forumdisplay.php?fid=18)
+--- Thema: VHDL Circuit Design and FPGAs with VIVADO and MODELSIM (/showthread.php?tid=43575)



VHDL Circuit Design and FPGAs with VIVADO and MODELSIM - Panter - 10.01.2022

[Bild: 2484004e2ef2kkew.jpg]

VHDL Circuit Design and FPGAs with VIVADO and MODELSIM
MP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz
Language: English | Size: 9.76 GB | Duration: 18h 37m

Circuit Design Using VHDL for FPGA Devices


What you'll learn
Synthesizable VHDL Circuit Design and FPGA programming using VHDL
VHDL Language for Digital Circuit Design
Simulation and Synthesis Using VIVADO
Simulation of VHDL Implementations Using MODELSIM
FPGA Programming
Requirements
Digital logic design

Description
In this course, we will teach VHDL circuit design. The fundamental concepts about VHDL circuit design will be provided. In addition, practical examples using FPGA development boards will be provided. Combinational and clocked logic circuit design will be explained by examples. We will use either VIVADO or MODELSIM platform for the simulation and development of VHDL designs. Some of the written codes will be loaded into FPGA cards for demonstration purposes.
We use MODELSIM for simulation of the VHDL codes. In VHDL circuit design, good knowledge of signal and variable objects is necessary, and the engineer should know the differences between signal and variable objects very well. The most confusing part between the signal and variable objects is that variable objects are updated immediately whereas update of the signal objects is not immediate. Clock division operation and behavior of the signal and variable objects are explained in details using MODELSIM simulations. The behaviors of the combinational and sequential circuits are clarified using MODELSIM simulations.
We use VIVADO platform for simulation and circuit synthesis of the VHDL codes. In fact, it is better to use the MODELSIM platform for simulations and VIVADO platform for circuit synthesis and FPGA programming. We indicate that a VHDL code which can be simulated may not be synthesizable, and we explain this concept providing examples on VIVADO platform. Through the course, we provide many videos explaining VHDL language for circuit design and use of MODELSIM and VIVADO platforms for simulation and circuit synthesis.
Who this course is for
Digital design engineers


[Bild: vhdlcircuitdesignandfecjpe.jpg]

Download from RapidGator

Download from Rapidgator:

Download from Keep2Share