Themabewertung:
  • 0 Bewertung(en) - 0 im Durchschnitt
  • 1
  • 2
  • 3
  • 4
  • 5
SystemVerilog for Verification Part 2 : Projects
#1
[Bild: 45742064ef53vkig.jpg]

SystemVerilog for Verification Part 2 : Projects
Published 04/2022
MP4 | Video: h264, 1280x720 | Audio: AAC, 44.1 KHz, 2 Ch
Genre: eLearning | Language: English + srt | Duration: 150 lectures (15h 19m) | Size: 5.6 GB



Verification of Common Peripherals, Memories, and Bus Protocol




What you'll learn
Verification of Memories viz. FIFO
Verification of Bus Protocols viz. APB, AHB, AXI, Whishbone
Verification of Interface Communication Protocols viz. SPI, UART, I2C
Verification of Simple Compinational Block viz. Adder
Verification of Simple Sequential Block viz. Data Flipflop
Requirements
Fundamentals of Verilog, Digital Electronics
Description
The VLSI industry can be divided into two branches, viz., design of RTL and verification of the RTL. Verilog and VHDL remain the popular choices for most design engineers working in RTL design. Functional verification could also be performed with the Hardware Description Language, but the Hardware Description Language has limited capabilities for performing code coverage analysis, corner case testing, and so on, and writing TB code may be impossible for complex systems at times.
SystemVerilog has become the primary choice of verification engineers to perform verification of complex RTL's. SystemVerilog object-oriented capabilities such as inheritance, polymorphism, and randomization allow users to find critical bugs with minimum effort.
Each complex system in FPGAs is built with the help of multiple subsystems. These subsystems can be either simple sequential components / simple combinational components / data communication protocols RTL / bus protocol RTL.
Once we understand strategies to perform verification of the common subsystems, you can easily perform verification of any complex system with the same logic.
Our objective for the course will be to build logic with the help of the fundamentals discussed in the first part of the course to perform verification of these common subsystems. We start our course by performing verification of data flipflops and FIFOs, then proceed to verification of common data communication protocols, viz., SPI, UART, and I2C. Finally, we will perform the verification of bus protocols, viz., ABP, AHB, AXI, and Whishbone protocol.
Who this course is for
Anyone wish to learn Verification of the RTL with SystemVerilog


[Bild: systemverilogforverifqxj5w.jpg]

Download from RapidGator

Download from Rapidgator:

Download from Keep2Share
Zitieren


Möglicherweise verwandte Themen…
Thema Verfasser Antworten Ansichten Letzter Beitrag
  Next.js Projects - 4 NextJS 14 projects (Instagram, Google.) Panter 0 146 12.02.2024, 11:26
Letzter Beitrag: Panter
  Part 3 FAA Private Pilot Ground School (Part 61) Panter 0 141 13.07.2023, 02:07
Letzter Beitrag: Panter
  Part 4 FAA Private Pilot Ground School (Part 61) Panter 0 262 24.07.2022, 23:38
Letzter Beitrag: Panter
  Part 5 FAA Private Pilot Ground School (Part 61) Panter 0 273 24.07.2022, 23:32
Letzter Beitrag: Panter
  Part 2 FAA Private Pilot Ground School (Part 61) Panter 0 212 23.07.2022, 23:50
Letzter Beitrag: Panter
  Next.js Projects - 3 NextJS projects (Instagram, Google,...) Panter 0 208 21.04.2022, 16:20
Letzter Beitrag: Panter

Gehe zu:


Benutzer, die gerade dieses Thema anschauen: 1 Gast/Gäste
Expand chat